|  
	      
               DDR DLL 
                  SPECIFICATION SHEET PART: TCI-TN16FFPLLLVT-DDRLDLL Version: 1.5 
									 | 
								
								
              | 
									
                 
									 | 
								
								
									  | 
									  | 
								
								
									  | 
								
								
									Reference frequency range (MADJ=160)  | 
									
										 270MHz  1.35GHz 
									 | 
								
								
									Total reference frequency range  | 
									
										 169MHz  2.84GHz 
									 | 
								
								
									Slave delay adjustment range  | 
									
										 0%  100% of reference cycle 
									 | 
								
								
									Slave delay adjustment resolution  | 
									
										 0.62% of reference cycle 
									 | 
								
								
									Specified master adjustment setting (MADJ)  | 
									
										 160 
									 | 
								
								
									Allowed master adjustment range (MADJ)  | 
									
										 76  255 
									 | 
								
								
									Specified slave adjustment range (ADJ)  | 
									
										 0  160 
									 | 
								
								
									Slave delay equation  | 
									
										 ADJ[7:0]/MADJ[7:0]·Tref 
									 | 
								
								
									Number of slaves in cluster  | 
									
										 2 
									 | 
								
								
									Pulse-width distortion (max)  | 
									
		   
									 | 
								
								
									Slave delay DNL (max)  | 
									
		   
									 | 
								
								
									Slave delay INL (max)  | 
									
		   
									 | 
								
								
									Slave delay jitter (P-P) (max)  | 
									
		   
									 | 
								
								
									Total slave timing uncertainty (max)  | 
									
		   
									 | 
								
								
  | 
								
									Power dissipation (nom)  | 
									
		   
									 | 
								
								
									Reset pulse width (min)  | 
									
										 1us 
									 | 
								
								
									Lock time (min allowed)  | 
									
		   
									 | 
								
								
									Area (master + 2 slaves, isolation) (max)  | 
									
		   
									 | 
								
								
  | 
								
									Added core supply package pins  | 
									
										 1 VDD and 1 VSS 
									 | 
								
								
									Low freq. supply noise est. (P-P) (max)  | 
									
										 +/5% VDD 
									 | 
								
								
									Low freq. sub. noise est. (P-P) (max)  | 
									
										 +/5% VDD 
									 | 
								
								
									Ref. input jitter (period, P-P) (max)  | 
									
		   
									 | 
								
								
									Reference input duty-cycle range  | 
									
		   
									 | 
								
								
									High/low slave input pulse width (min)  | 
									
		   
									 | 
								
								
									Slave inputs need not be periodic  | 
									
									 | 
								
								
									Reference input 10%-90% edge time (max)  | 
									
										 150ps 
									 | 
								
								
									Slave input 10%-90% edge time (max)  | 
									
										 150ps 
									 | 
								
								
									Slave output loading (max)  | 
									
										 200fF 
									 | 
								
								
  | 
								
									Process technology  | 
									
										 TSMC CLN16FF+LL 16nm 
									 | 
								
								
									Supply voltage (nom, tol)  | 
									
										 0.8V, +/10% 
									 | 
								
								
									Junction temperature (nom, min, max)  | 
									
										 70C, 40C, 125C 
									 | 
								
								
									  |