| CLOCK GENERATOR PLL 
                SPECIFICATION SHEETPART: TCI-T15G-CGHPLL
 Version: 1.5
 | 
								
              |  |   | 
								
									|  |  | 
								
									|  | 
								
									| Divided reference frequency range | 159KHz  650MHz | 
								
									| Total output frequency range | 16.2MHz  1.3GHz | 
								
									| /1 output frequency range | 260MHz  1.3GHz | 
								
									| Reference divider values | 164 | 
								
									| Feedback divider values | 24096 (even only) | 
								
									| Output divider values | 1, 216 (even only) | 
								
									| /1 output multiples of div. reference | 24096 | 
								
									| Feedback signal delay (max) | n/a (FB internal) | 
								
									| Output duty cycle (nom, tol) | 50%, +/5% (/1), +/2% (/N) | 
								
									| Static phase error (max) | n/a | 
								
									| Period jitter (P-P) (max) | 
 | 
								
									| Input-to-output jitter (P-P) (max) | 
 | 
								| 
 | 
								
									| Power dissipation (nom) | 
 | 
								
									| Reset pulse width (min) | 5us | 
								
									| Reset /1 output frequency range | 130MHz  650MHz | 
								
									| Lock time (min allowed) | 
 | 
								
									| /1 freq. overshoot (full-~/half-~) (max) | 
 | 
								
									| Area (including isolation) (max) | 
 | 
								| 
 | 
								
									| Number of PLL supply pkg. pins | 1 VDDA, 1 VSSA (preferred) | 
								
									| Low freq. supply noise est. (P-P) (max) | 10% VDDA | 
								
									| Low freq. sub. noise est. (P-P) (max) | 10% VDDA | 
								
									| Ref. input jitter (long-term, P-P) (max) | 
 | 
								
									| Reference H/L pulse width (min) | 
 | 
								| 
 | 
								
									| Process technology | TSMC CL015G 150nm | 
								
									| Supply voltage (VDD, VDDA) (nom, tol) | 1.5V, +/10% | 
								
									| Junction temperature (nom, min, max) | 70C, 40C, 125C | 
								
									|  |